

### **Design Verification**

- Prototyping or bread boarding
  - Implement and see if design works
  - Tweak component values for proper operation

### Simulation

- Start from mathematical descriptions of components (Models)
- Formulate equations based on physical laws (KCL, KVL)
- Specify input test patterns and find output
- Equations solved by use of a computer

### Why Solve Equations on a Computer?

- Problem has no closed-form solution
  - Have to use numerical techniques
- Problems typically very large so cannot be solved by hand
- In IC world simulation is a necessity
  - Cannot bread board ICs
  - Fabrication for design iterations is an expensive alternative
  - First step to ensuring first-pass silicon
  - Can do early design even before complete process exists





# Hardware and Software Design Gaps versus Time (2011 ITRS Roadmap)

http://www.semiconductors.org/clientuploads/Research\_Technolo gy/ITRS/2011/2011Design.pdf



### "The Design Productivity Gap"



### Why Analog Circuit Simulation?

- Difficult and challenging
- Analog behavior specified in terms of complex functions
  - Time-domain waveforms (settling time, slew)
  - Frequency response (mag, phase, spectra)
  - Distortion (HD, IMD)
  - Noise
  - Device matching
- Require very accurate component models

### **Challenges in Analog Circuit Simulation**

- Accurate models
  - Low frequency, high frequency
  - Noise
  - Distortion
  - Statistical variations
- Faster simulation techniques
  - Power supplies
  - $\Delta\Sigma$  modulators
  - RF oscillators, mixers, phase noise, mixing
  - Phase-locked loops
  - Accurate distortion calculation

### **ITRS Modeling and Simulation Challenges**

### http://www.semiconductors.org/clientuploads/Research\_Technology/ITRS/2013/2013 Modeling\_Summary.pdf

| Nanoscale device        | General, accurate, computationally efficient and robust quantum based simulators incl.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nodeling for novel      | fundamental parameters linked to electronic band structure and phonon spectra                                                                                                                                                                                                                                                                                                                                                                                                                             |
| devices                 | Coupling traditional electronic models for memories with new state variables (e.g. spin, polarization, local material composition, phase state, mass density/mechanical stress, bonding arrangement,)                                                                                                                                                                                                                                                                                                     |
|                         | Models for gate stacks with ultra-thin/high-k dielectrics for relevant channel materials (e.g. Ge, SiGe, InGaAs,) w.r.t. electrical permittivity, built-in charges, influence on workfunction by interface interaction with metals, reliability, tunneling currents and carrier transport                                                                                                                                                                                                                 |
|                         | Advanced numerical device simulation models and their efficient usage for predicting and<br>reproducing statistical fluctuations of structure , dopant and material variations in order to assess<br>the impact of variations on statistics of device performance, including non-Gaussian distributions                                                                                                                                                                                                   |
| Hierarchical simulation | Supporting heterogeneous integration (SoC+SiP) by enhancing CAD-tools to simulate mutual<br>interactions of building blocks, interconnect, dies on wafer level and in 3D and package: - possibly<br>consisting of different technologies, - covering and combining different modelling and simulation<br>levels as well as different simulation domains '- including manufacturability                                                                                                                    |
| Multiphysics simulation | Thermal modeling for 3D ICs and assessment of modeling and CAD tools capable of supporting 3D designs. Thermo-mechanical modeling of Through Silicon Vias and thin stacked dies (incl. adhesive/interposers), and their impact on active device properties (stress, expansion, keepout regions,). Size effects (microstructure, surfaces,) and variability of thinned wafers Combined EM and drift diffusion simulation to include inductance effects in substrate caused by interconnects and bond wires |

### Simulation & Modeling are Design Bottlenecks



### What is This Course About?



### The Anatomy of a Circuit Simulator (From Dr. Res Saleh)



### Who Can Benefit from This Course

- Circuit designers
  - Be an informed consumer of simulation tools
  - Simulator knowledge helps identify problems
- Model developers
  - Models implemented in simulators
  - Tight coupling between models & algorithms
- Computer-aided design (CAD) tool developer
  - Simulators are the most important IC-CAD tool

### **Basic Skills Required**



## **Brief Overview of SPICE**

CANCER project (Computer Analysis of Nonlinear Circuits Excluding Radiation) 1969-70 Ron Rohrer's class project 1970-72 CANCER program (Rohrer and Nagel) SPICE1 released as public-domain tool (Nagel 1972 and Pederson) 1975 SPICE 2A. 2C 1976 SPICE 2D – New MOS models 1979 SPICE 2E – Device levels 1980 SPICE 2F – Portable SPICE, MOSFET charge models 1982 SPICE 2G 1985 SPICE 3C (Quarles, Newton, and Pederson) 1993 SPICE 3F **NGSPICE (SPICE 3F + enhancements)** 1999 **NGSPICE** (Release 26) 2014 **CUSPICE - NGSPICE on CUDA platforms** 

### **SPICE – The Present**

- The "alphabet" SPICE(s)
  - HSPICE, GSPICE, QSPICE, PSPICE, ...
- Internal SPICE
  - TI-SPICE (TINA), TekSPICE, ADICE, LTSPICE, ...
- Others
  - Qucs, Gnucap, iFreeda, DoCircuits, EveryCircuit, CircuitLab, Circuit-cloud, ...
- Open source parallel SPICE
  - XYCE (https://xyce.sandia.gov/)
- Commercial
  - Spectre, Eldo, AFS, ADS, SmartSpice, ...
- Recognized as an IEEE milestone (significant technical achievement) in 2011

# IEEE Milestone Plaque (From Dr. Larry Nagel)

# <section-header><section-header><text><text><text>

### **Reasons for Success**

- Proper choice of algorithms and software system
- Friendly (intuitive) input description
  language
- Public domain software
- Developed by circuit designers
- Useful tool for teaching and understanding circuits

## **SPICE – The Future**

- New functionality
  - Algorithms
  - Device models
  - Chip, package, electrothermal simulation
  - Coupled simulation domains
  - Analog behavioral modeling languages
- Robust simulation of extremely large circuits Full-chip circuit simulation
- Faster simulation
  - Fast SPICE(s)
- Hardware accelerated simulation
  - GPU
  - Multi-core

### **Course Outline (DC Analysis)**

- Solution of linear resistive circuits
  - R, independent (dc) current/voltage sources
  - Linear dependent (controlled) sources
  - Equation formulation methods
  - Equation solution methods
  - Software implementation
- Solution of nonlinear resistive circuits
  - Diodes, Transistors, all linear components
  - Equation formulation methods
  - Equation solution methods
  - Software implementation

## **Course Outline (Transient Analysis)**

- Solution of linear dynamic circuits

   R, independent (dc, time-varying) current/voltage sources
   Linear dependent (controlled) sources
   C, L
   Diodes, Transistors
   Equation formulation methods
   Equation solution methods
   Software implementation

  Solution of nonlinear dynamic circuits
  - Nonlinear capacitors

## **Course Outline (Other Analyses)**

- Small-signal AC analysis
- Pole-zero analysis
- Sensitivity analysis
- Fourier analysis
- Small-signal noise analysis
- Analysis methods for RF circuits

### **Other Information and Assignments**

- Class webpage:
  http://web.engr.oregonstate.edu/~karti/ece521.html
- Lecture notes posted on class webpage
- Anonymous feedback available on webpage
- Read background papers posted on webpage
- Familiarize/review C programming language
- HW#1 posted (Due Oct 12)
  - More on it next week
  - C-code templates provided